Solid-State Electronics, Vol.51, No.2, 320-327, 2007
Scaling issues for analogue circuits using Double Gate SOI transistors
This work presents a systematic analysis on the impact of source-drain engineering using gate "non-overlapped" on the RF performance of nano-scaled fully depleted Double Gate SOI transistors, when used in the design of a typical two stage Operational Transconductance Amplifier (OTA). It is evident that for a gate length less than 40 nm, the incorporation of optimal source-drain engineering requiring a spacer length, which may exceed the length of the gate, is particularly beneficial in analogue applications. Lengthening the spacer reduces gate capacitance in the weak/moderate inversion region more than transconductance, improving cut-off frequency f(T). This improvement is particularly significant in a circuit application where an optimal spacer of 1.5 times the gate length is proposed. This gate under-lapped concept with extended spacer can also significantly enhance DC gain of the OTA, by increasing the Early Voltage, while maximising the transconductance to current ratio in the weak to moderate inversion, close to threshold voltage. With optimally designed devices, the sensitivity of OTA circuit performance to doping profile is shown to be relatively low. (c) 2007 Elsevier Ltd. All rights reserved.
Keywords:Double Gate SOI;operational transconductance amplifier;source-drain engineering;gate under-lapped spacer length;MixedMode simulation;unity gain bandwidth;early voltage;transconductance to drain current ratio