화학공학소재연구정보센터
Solid-State Electronics, Vol.136, 81-85, 2017
Analysis and optimization of RC delay in vertical nanoplate FET
In this paper, we have analyzed short channel effects (SCEs) and RC delay with Vertical nanoplate FET (VNFET) using 3-D Technology computer-aided design (TCAD) simulation. The device is based on International Technology Road-map for Semiconductor (ITRS) 2013 recommendations, and it has initially gate length (L-G) of 12.2 nm, channel thickness (T-ch) of 4 nm, and spacer length (L-SD) of 6 nm. To obtain improved performance by reducing RC delay, each dimension is adjusted (L-G = 12.2 nm, T-ch = 6 nm, L-SD = 11.9 nm). It has each characteristic in this dimension (I-on/ I-off = 1.64 x 105, Subthreshold swing (S.S.) = 73 mV/dec, Drain-induced barrier lowering (DIBL) = 60 mV/V, and RC delay = 0.214 ps). Furthermore, with long shallow trench isolation (STI) length and thick insulator thickness (T-i), we can reduce RC delay from 0.214 ps to 0.163 ps. It is about a 23.8% reduction. Without decreasing drain current, there is a reduction of RC delay as reducing outer fringing capacitance (C-of). Finally, when source/ drain spacer length is set to be different, we have verified RC delay to be optimum. (C) 2017 Elsevier Ltd. All rights reserved.