Solid-State Electronics, Vol.115, 133-139, 2016
Conduction barrier offset engineering for DRAM capacitor scaling
DRAM capacitors are reaching the scaling limit and new approaches are necessary to enable further reduction of the physical thickness of the capacitor dielectric. The conduction band offset (CBO) of a platinum noble metal electrode on atomic layer deposited ZrO2/Al2O3/ZrO2 is evaluated and compared to a titanium nitride electrode. Internal Photo Emission Spectroscopy and Photoconductivity measurement are used to estimate the barrier height and band gap, respectively. The barrier height difference between the two electrodes is evaluated in comparison with a previously reported model. Finally, the impact of an increased barrier height on dielectric scaling will be discussed based on a leakage current simulation of a ZrO2 capacitor. (C) 2015 Elsevier Ltd. All rights reserved.